In-Sensor Polarimetric Optoelectronic Computing Based on Gate-Tunable 2D ...
Multi-Color Detection of Single Sensor Based on Tellurium Relaxation Char...
Uncooled InAsSb- based high- speed mid- wave infrared barrier detector
High Frequency Mid-Infrared Quantum Cascade Laser Integrated With Grounde...
Multi-function sensing applications based on high Q-factor multi-Fano res...
High-power electrically pumped terahertz topological laser based on a sur...
Van der Waals polarity-engineered 3D integration of 2D complementary logic
Distinguishing the Charge Trapping Centers in CaF2-Based 2D Material MOSFETs
Influence of Growth Process on Suppression of Surface Morphological Defec...
High-Power External Spatial Beam Combining of 7-Channel Quantum Cascade L...
官方微信
友情链接

Comprehensive Study of NBTI and Off-State Reliabilty in Sub-20 nm DRAM Technology: Trap Identification, Compact Aging Model, and Impact on Retention Degradation

2024-03-08


Sun, Zixuan; Cai, Puyang; Song, Jiahao; Wang, Da; Liu, Zhuyou; Zhou, Longda; Zhu, Tianxiang; Xue, Yongkang; Liu, Yong; Wang, Zirui; Luo, Junwei; Deng, Huixiong; Wang, Yuan; Ji, Zhigang; Wang, Runsheng; Huang, Ru Source: Technical Digest - International Electron Devices Meeting, IEDM, 2023, 2023 International Electron Devices Meeting, IEDM 2023;

Abstract:

With the introduction of High-?/Metal Gate (HKMG) process, reliability has become a major challenge in the scaling of DRAM technology. Due to the different HK processes compared with logic technology, comprehensive studies of NBTI and Off-State Degradation (OSD) in DRAM peripheral devices are highly necessary. In this work, we distinguish various traps for their contributions to NBTI and OSD reliability. For the first time, we clarify the origin of NBTI traps in thick gate oxide HKMG DRAM peripheral transistors by determining their energy levels and relaxation energy distributions. Meanwhile, we systematically study OSD of DRAM for the first time in HKMG devices, presenting a different degradation result from SiON devices, and propose a new OSD mechanism that includes the impacts of both electron and hole traps. Based on the trap identification, we develop compact aging models from trap-based approach that can accurately predict degradation and facilitate decoupling analysis of aging components. Finally, we discuss the impact of Sub Wordline Driver (SWD) aging on retention degradation, indicating that an accurate aging model can assist designers to find a balance between speed and reliability. This work is helpful for design/technology co-optimization of DRAM peripheral circuits.

© 2023 IEEE. (14 refs.)




关于我们
下载视频观看
联系方式
通信地址

北京市海淀区清华东路甲35号(林大北路中段) 北京912信箱 (100083)

电话

010-82304210/010-82305052(传真)

E-mail

semi@semi.ac.cn

交通地图
版权所有 中国科学院半导体研究所

备案号:京ICP备05085259-1号 京公网安备110402500052 中国科学院半导体所声明